Digital Logic Circuits Reduction: di Nadire Cavus, Dilovan Asaad Majeed Zebari, Subhi Rafeeq Mohammed Zeebaree edito da LAP Lambert Academic Publishing

Digital Logic Circuits Reduction:

A Binary Decision Diagram Based Approach

EAN:

9783659831799

ISBN:

3659831794

Pagine:
56
Formato:
Paperback
Lingua:
Tedesco
Acquistabile con o la

Descrizione Digital Logic Circuits Reduction:

Nowadays, designers of digital logic circuits are looking for getting as maximum accuracy as possible for the designed circuits with possible minimum consumed time, and finally with as minimum effort as possible. Overcoming all of these constraints cannot be achieved by traditional approaches even when using Karnaugh-Maps, especially when using more than 4-input variables. The most important problem facing the designers is selecting which and how the optimum solution(s) are possible, taking into consideration the order of variables to decide how many equivalent digital logic circuits can be extracted from the original one. This book depends on the Binary Decision Diagram approach to be used to represent in symbolic manner a set of input-variables. It is largely used in the field of formal checking. The variable ordering is a very important step in the Binary Decision Diagram optimization process. A good order of variables will reduce considerably the size of a Binary Decision Diagram. We hope you will enjoy reading the fruit of our efforts and that this book will help you to obtain a general perspective on Binary Decision Diagrams.

Fuori catalogo - Non ordinabile
€ 34.31

Recensioni degli utenti

e condividi la tua opinione con gli altri utenti