Digital Circuits Using Subthreshold Leakage Power Reduction Techniques di Kalagadda Bikshalu, M. Nakshatra edito da LAP Lambert Academic Publishing

Digital Circuits Using Subthreshold Leakage Power Reduction Techniques

EAN:

9783659913969

ISBN:

3659913960

Pagine:
100
Formato:
Paperback
Lingua:
Tedesco
Acquistabile con o la

Descrizione Digital Circuits Using Subthreshold Leakage Power Reduction Techniques

The numerous research efforts of low power VLSI design increased with the increasing demand of portable electronic appliances. Due to the advanced IC technology, the minimum feature size of VLSI circuitry continues to decrease. The VLSI chip manufacturers effectively utilizes the advantage of possible reduction in feature size by scaling (shrinking) the existing designs of VLSI chips which are capable in increasing speed of the circuit. The reduction in geometry of transistor and as the number of transistors on a single chip grows exponentially; the power management for VLSI design has become vital.The sub threshold leakage is the main component of leakage power in VLSI circuits. This leakage is to be reduced so that power is handled in a better way. The techniques like CMOS, stack, sleep and sleepy keeper are used to control sub threshold leakage. These effective low power digital circuit design techniques reduces the overall power dissipation.The characteristics of digital circuit like inverter, nand, nor, exclusive-or, half adder and half subtractor are analyzed and compared in different technologies like 45nm, 120nm, 180nm.

Fuori catalogo - Non ordinabile
€ 42.91

Recensioni degli utenti

e condividi la tua opinione con gli altri utenti