Design of High-Performance CMOS Voltage-Controlled Oscillators di Ramesh Harjani, Liang Dai edito da Springer US
Alta reperibilità

Design of High-Performance CMOS Voltage-Controlled Oscillators

Editore:

Springer US

EAN:

9781402072383

ISBN:

1402072384

Pagine:
188
Formato:
Hardback
Lingua:
Inglese
Acquistabile con o la

Descrizione Design of High-Performance CMOS Voltage-Controlled Oscillators

Design of High-Performance CMOS Voltage-Controlled Oscillators presents a phase noise modeling framework for CMOS ring oscillators. The analysis considers both linear and nonlinear operation. It indicates that fast rail-to-rail switching has to be achieved to minimize phase noise. Additionally, in conventional design the flicker noise in the bias circuit can potentially dominate the phase noise at low offset frequencies. Therefore, for narrow bandwidth PLLs, noise up conversion for the bias circuits should be minimized. We define the effective Q factor (Qeff) for ring oscillators and predict its increase for CMOS processes with smaller feature sizes. Our phase noise analysis is validated via simulation and measurement results. The digital switching noise coupled through the power supply and substrate is usually the dominant source of clock jitter. Improving the supply and substrate noise immunity of a PLL is a challenging job in hostile environments such as a microprocessor chip where millions of digital gates are present.

Spedizione gratuita
€ 173.28
o 3 rate da € 57.76 senza interessi con
Disponibile in 10-12 giorni
servizio Prenota Ritiri su libro Design of High-Performance CMOS Voltage-Controlled Oscillators
Prenota e ritira
Scegli il punto di consegna e ritira quando vuoi

Recensioni degli utenti

e condividi la tua opinione con gli altri utenti